

# 6.5A VBUS Bi-Directional Safety Switch for USB SPR

### **Features**

- Bi-Directional Switch for USB I<sub>SINK</sub>, I<sub>SOURCE</sub>, or DRP
- 3V to 23V Operating Voltage Range
  - 29V<sub>DC</sub> Abs. Max. Rating at VBUS & VSYS
- 6.5A<sub>RMS</sub> Current Rating in I<sub>SINK</sub> Mode
- 5.0A<sub>RMS</sub> Current Rating in I<sub>SOURCE</sub> Mode
- 20m $\Omega$  typ. On-Resistance
- Transient Voltage Suppression (TVS) at VBUS
  - ▶ ±100V Surge Protection (IEC61000-4-5)
  - ► ±30kV ESD Contact & Air-Gap (IEC61000-4-2)
- Soft-Start (SS) Limits In-Rush Current
  - ► Fast SS for USB Fast Role Swap (FRS)
- Over-Voltage Protection (OVP)
- "Ideal Diode" Reverse Current Protection (RCP)
- Short-Circuit Protection (SCP) at VBUS & VSYS
- Over-Current Protection (OCP) in I<sub>SINK</sub> Mode
- Current-Limit Protection (CLP) in I<sub>SOURCE</sub> Mode
- Over-Temperature Protection (OTP)
- POK Safe LDO provides 3.3V/100mA
- FLT Open-Drain Output Flag
- Auto-Retry Hiccup Operation after Faults
- Active Discharge for VBUS
- -40°C to 85°C Operating Temperature Range
- 20-bump WLCSP 2.71 x 2.16mm (0.5mm pitch)

## **Brief Description**

The KTS1865 is a low-resistance, high-current load switch optimized to protect USB Standard Power Range (SPR) Type-C ports that sink up to 130W at 20V and/or source up to 100W at 20V. The protection features include soft-start, over-voltage protection, "ideal diode" reverse-current protection with fast recovery, short-circuit protection, over-current protection, programmable current limit protection, over-temperature protection, and integrated TVS for IEC surge and ESD protection. Other features include a POK Safe LDO, FLT open-drain output flag, fast soft-start mode for USB fast role swap, and active discharge for VBUS. The EN1 and EN2 logic inputs enable/disable the switch and set the I<sub>SINK</sub> vs. I<sub>SOURCE</sub> operating mode.

The KTS1865 is packaged in advanced, fully "green" compliant, 2.71 x 2.16mm, 20-bump Wafer-Level Chip-Scale Package (WLCSP).

## **Applications**

- Desktop PC, Notebooks, Netbooks, Tablets
- Docking Stations, Monitors, POS Terminals
- Battery/Solar Generators, Conferencing Systems
- Charger-per-Port Systems, Power Banks

# **Typical Application**





## **Ordering Information**

| Part Number                  | Marking <sup>1</sup> | EN1/EN2 Options<br>(see Table 1) | Operating<br>Temperature | Package  |
|------------------------------|----------------------|----------------------------------|--------------------------|----------|
| KTS1865AEIAA-TA              | QQXXYYZZZZ           | Default Setting                  | -40°C to +85°C           | WLCSP-20 |
| KTS1865BEIAA-TA <sup>2</sup> | UCXXYYZZZZ           | Alternative 1                    | -40°C to +85°C           | WLCSP-20 |
| KTS1865CEIAA-TA <sup>2</sup> | UDXXYYZZZZ           | Alternative 2                    | -40°C to +85°C           | WLCSP-20 |

| EN1 | EN2 | KTS1865A                              | KTS1865B                              | KTS1865C                              |
|-----|-----|---------------------------------------|---------------------------------------|---------------------------------------|
| 0   | 0   | Switch Off + POK LDO On               | Switch Off + POK LDO On               | I <sub>SINK</sub> Mode + POK LDO On   |
| 0   | 1   | I <sub>SINK</sub> Mode + POK LDO On   | Shutdown                              | I <sub>SOURCE</sub> Mode + POK LDO On |
| 1   | 0   | I <sub>SOURCE</sub> Mode + POK LDO On | I <sub>SINK</sub> Mode + POK LDO On   | Switch Off + POK LDO On               |
| 1   | 1   | Shutdown                              | I <sub>SOURCE</sub> Mode + POK LDO On | Shutdown                              |

Table 1. EN1/EN2 Mode-Control Options<sup>3</sup>

## **Pinout Diagram**

**WLCSP54-20** 



20-bump 2.71mm x 2.16mm x 0.66mm WLCSP Package, 0.5mm pitch

Top Mark: WW = Device ID, XX = Date Code, YY = Assembly Code, ZZZZ = Serial Number

<sup>&</sup>lt;sup>1</sup> QQ = Device ID for the KTS1865A, UC = Device ID for the KTS1865B, UD = Device ID for the KTS1865C, XX = Date Code, YY = Assembly Code, and ZZZZ = Serial Number.

<sup>&</sup>lt;sup>2</sup> Contact a Kinetic Technologies authorized representative for availability.

<sup>&</sup>lt;sup>3</sup> Besides EN1 and EN2, the UVLO and Fault conditions affect the On/Off status of the Switch and POK LDO. Note that the POK LDO is powered from VBUS, so it is Off when V<sub>BUS</sub> < V<sub>UVLO</sub>. See the *Typical Characteristics* section for multiple oscilloscope images showing the behavior.



# **Pin Descriptions**

| Pin #                 | Name | Function                                                                                                                                                                                                          |
|-----------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1, A2, A3, A4        | VSYS | Power Switch System-Side Connection – connect to system internal power rail.                                                                                                                                      |
| A5, B2, B3,<br>B4, B5 | VBUS | Power Switch Port-Side Connection – connect to VBUS on USB power port.                                                                                                                                            |
| C3, C4, C5            | GND  | Ground                                                                                                                                                                                                            |
| B1                    | EN1  | Enable 1 Logic Input – with EN2, controls operating modes; see Table 1.                                                                                                                                           |
| C1                    | EN2  | Enable 2 Logic Input – with EN1, controls operating modes; see Table 1.                                                                                                                                           |
| C2                    | DIS  | $V_{BUS}$ Active Discharge Input – active-high analog input to gate of $V_{BUS}$ active discharge FET with internal $600k\Omega$ pull down.                                                                       |
| D1                    | FON  | Fast Turn-On Logic Input – active-high with internal 1M $\Omega$ pull down; enables fast turn-on for USB Fast Role Swap (FRS).                                                                                    |
| D2                    | FLT  | Fault Logic Output – active-low, open-drain flag indicates any fault condition(s). FLT is held active-low during soft-start and auto-retry.                                                                       |
| D3                    | РОК  | Power-OK "Safe LDO" Regulator Output – regulated output voltage when $V_{BUS} > V_{UVLO}$ and LDO is enabled via EN1 and EN2; see Table 1.                                                                        |
| D4                    | ISET | Current Limit Setting – adjusts the I <sub>SOURCE</sub> mode current limit with a resistor from ISET to GND.                                                                                                      |
| D5                    | OVLO | Over-Voltage Lockout Adjustment – connect to GND to use the internally-fixed OVP threshold. Connect an external resistive voltage divider from VBUS (or VSYS) to OVLO to GND to set an adjustable OVLO threshold. |



# **Absolute Maximum Ratings<sup>4</sup>**

| Symbol                                                                                        | Description                                                                           | Value                    | Units |
|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--------------------------|-------|
| $V_{BUS}$                                                                                     | VBUS to GND (continuous)                                                              | -0.3 to 29               | V     |
| <b>V</b> BUS                                                                                  | VBUS to GND (during IEC61000-4-5 surge event)                                         | -5 to 36                 | V     |
| $V_{SYS}$                                                                                     | VSYS to GND                                                                           | -0.3 to 29               | V     |
| $V_{BUS-SYS}$                                                                                 | VBUS to VSYS                                                                          | -29 to 29                | V     |
| V <sub>OVLO</sub>                                                                             | OVLO to GND                                                                           | -0.3 to V <sub>BUS</sub> | V     |
| $V_{EN1}$ , $V_{EN2}$ , $V_{ISET}$ , $V_{DIS}$ , $V_{POK}$ , $V_{FON}$ , $V_{\overline{FLT}}$ | EN1, EN2, ISET, DIS, POK, FON, FLT to GND                                             | -0.3 to 6                | V     |
| I <sub>SW</sub>                                                                               | Maximum Switch Current (continuous) Peak Switch Current (2ms, OCP and OTP Pd limited) | 8<br>17                  | А     |
| Tı                                                                                            | Die Junction Operating Temperature Range                                              | -40 to 150               | °C    |
| Ts                                                                                            | Storage Temperature Range                                                             | -55 to 150               | °C    |
| T <sub>LEAD</sub>                                                                             | Maximum Soldering Temperature (at leads, 10 sec)                                      | 260                      | °C    |

# ESD and Surge Ratings<sup>5</sup>

| Symbol      | Description                                                                                | Value | Units |
|-------------|--------------------------------------------------------------------------------------------|-------|-------|
|             | JEDEC JS-001-2017 Human Body Model (all pins)                                              | ±2    |       |
| $V_{ESD}$   | IEC61000-4-2 Contact Discharge (VBUS)                                                      | ±30   | kV    |
|             | IEC61000-4-2 Air Gap Discharge (VBUS)                                                      | ±30   |       |
| $V_{SURGE}$ | IEC61000-4-5 Surge (VBUS, C <sub>VBUS</sub> = 10μF, V <sub>BUS</sub> = 0V to 23V pre-bias) | ±100  | ٧     |

# **Thermal Capabilities**<sup>6</sup>

| Symbol                | Description                                                                                 | Value | Units |
|-----------------------|---------------------------------------------------------------------------------------------|-------|-------|
| $\Theta_{JA}$         | Thermal Resistance – Junction to Ambient                                                    | 60    | °C/W  |
| P <sub>D</sub>        | Maximum Power Dissipation at $T_A \le 25^{\circ}\text{C}$ ( $T_J \le 150^{\circ}\text{C}$ ) | 2.08  | W     |
| $\Delta P_D/\Delta T$ | Derating Factor Above T <sub>A</sub> = 25°C                                                 | -16.7 | mW/°C |

February 2024 - Revision 04a

<sup>&</sup>lt;sup>4</sup> Stresses above those listed in Absolute Maximum Ratings may cause permanent damage to the device. Functional operation at conditions other than the operating conditions specified is not implied. Only one Absolute Maximum rating should be applied at any one time.

<sup>&</sup>lt;sup>5</sup> ESD and Surge Ratings conform to JEDEC and IEC industry standards. Some pins may have higher performance. Surge ratings apply with chip enabled, disabled, or unpowered, unless otherwise noted.

<sup>&</sup>lt;sup>6</sup> Junction to Ambient thermal resistance is highly dependent on PCB layout. Values are based on thermal properties of the device when soldered to an EV board.



## **Recommended Operating Conditions**<sup>7</sup>

| Symbol                | Description                               | Value      | Units |
|-----------------------|-------------------------------------------|------------|-------|
| $V_{BUS}$ , $V_{SYS}$ | VBUS, VSYS Operating Voltage              | 3 to 23    | V     |
| V <sub>IO</sub>       | EN1, EN2, FON, DIS, FLT Voltage           | 0 to 5.5   | V     |
| I <sub>SINK</sub>     | VBUS to VSYS Current                      | 0 to 6.5   | Α     |
| I <sub>SOURCE</sub>   | VSYS to VBUS Current                      | 0 to 5.0   | Α     |
| C <sub>VBUS</sub>     | VBUS External Local Capacitance (nominal) | 1 to 10    | μF    |
| CAROS                 |                                           | 35 or 50   | V     |
| $C_{VSYS}$            | VSYS External Capacitance (nominal)       | 10 to 1000 | μF    |
| CVSYS                 | VSTS External Capacitance (nonlinal)      | 25         | V     |
| T <sub>A</sub>        | Ambient Operating Temperature             | -40 to 85  | °C    |

## **Electrical Characteristics**<sup>8</sup>

Unless otherwise noted, the *Min* and *Max* specs are applied over the full operation range of  $T_A = -40^{\circ}\text{C}$  to +85°C with  $V_{BUS} = 3V$  to 23V or  $V_{SYS} = 3V$  to 23V. Typical values are specified at  $T_A = +25^{\circ}\text{C}$  with  $V_{BUS} = 5V$  or  $V_{SYS} = 5V$ .

## **Supply Specifications**

| Symbol             | Description                         | Conditions                                                  | Min  | Тур  | Max  | Units |  |
|--------------------|-------------------------------------|-------------------------------------------------------------|------|------|------|-------|--|
|                    | TVS Working Voltage at VBUS         |                                                             | -0.3 |      | 29   |       |  |
| $V_{TVS}$          | TVS Clamping Voltage at VPLIS       | I <sub>BUS</sub> = 10mA                                     | 30   | 32.5 | 35   | V     |  |
|                    | TVS Clamping Voltage at VBUS        | I <sub>BUS</sub> = -10mA                                    | -2   | -0.6 | -0.3 |       |  |
| $V_{\text{BUS}}$   | VBUS Supply Operating Voltage Range | I <sub>SINK</sub> mode                                      | 3    |      | 23   | V     |  |
| V <sub>SYS</sub>   | VSYS Supply Operating Voltage Range | I <sub>SOURCE</sub> mode                                    | 3    |      | 23   | V     |  |
|                    |                                     | V <sub>BUS</sub> rising threshold, I <sub>SINK</sub> mode   |      | 2.7  | 2.9  | V     |  |
| $V_{UVLO}$         | Under-Voltage Lockout               | V <sub>SYS</sub> rising threshold, I <sub>SOURCE</sub> mode |      | 2.7  | 2.9  | V     |  |
|                    |                                     | Hysteresis, I <sub>SINK</sub> or I <sub>SOURCE</sub> mode   |      | 200  |      | mV    |  |
|                    | No-Load Supply Current              | $V_{BUS} = 5V$ , $I_{SINK}$ mode                            |      | 350  |      |       |  |
| Iα                 |                                     | $V_{BUS} = 20V$ , $I_{SINK}$ mode                           |      | 450  |      | μΑ    |  |
| IQ                 |                                     | $V_{SYS}$ = 5V, $I_{SOURCE}$ mode                           |      | 350  |      |       |  |
|                    |                                     | V <sub>SYS</sub> = 20V, I <sub>SOURCE</sub> mode            |      | 450  |      |       |  |
| 1                  | No-Load POK LDO Supply Current      | V <sub>BUS</sub> = 5V, Switch Off, POK On                   |      | 110  |      |       |  |
| I <sub>Q_POK</sub> | No-Load FOR LDO Supply Current      | V <sub>BUS</sub> = 20V, Switch Off, POK On                  |      | 170  |      | μΑ    |  |
|                    |                                     | $V_{BUS}$ = 5V, shutdown mode                               |      | 1.9  |      |       |  |
| 1                  | Shutdown Supply Current             | $V_{BUS}$ = 20V, shutdown mode                              |      | 4.0  |      |       |  |
| I <sub>SHDN</sub>  | Silutuowii Suppiy Current           | V <sub>SYS</sub> = 5V, shutdown mode                        |      | 1.9  |      | μΑ    |  |
|                    |                                     | V <sub>SYS</sub> = 20V, shutdown mode                       |      | 4.0  |      |       |  |
| 1                  | Output Supply Current in PCP        | $V_{BUS} = 0V$ , $V_{SYS} = 5V$ , $I_{SINK}$ mode           |      | 420  |      |       |  |
| I <sub>Q_RCP</sub> | Output Supply Current in RCP        | $V_{SYS} = 0V$ , $V_{BUS} = 5V$ , $I_{SOURCE}$ mode         |      | 450  |      | μΑ    |  |

(continued next page)

February 2024 - Revision 04a

<sup>&</sup>lt;sup>7</sup> The recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Kinetic does not recommend exceeding them or designing to Absolute Maximum Rating.

<sup>8</sup> Device is guaranteed to meet performance specifications over the -40°C to +85°C operating temperature range by design, characterization and correlation with statistical process controls.



## **Electrical Characteristics (continued)**<sup>9</sup>

Unless otherwise noted, the *Min* and *Max* specs are applied over the full operation range of  $T_A = -40^{\circ}\text{C}$  to +85°C with  $V_{BUS} = 3V$  to 23V or  $V_{SYS} = 3V$  to 23V. Typical values are specified at  $T_A = +25^{\circ}\text{C}$  with  $V_{BUS} = 5V$  or  $V_{SYS} = 5V$ .

## Logic Pin (EN1, EN2, FON, FLT) Specifications

| Symbol            | Description                       | Conditions                | Min | Тур  | Max | Units |
|-------------------|-----------------------------------|---------------------------|-----|------|-----|-------|
| V <sub>IH</sub>   | Input Logic High (EN1, EN2, FON)  |                           | 1.2 |      |     | V     |
| V <sub>IL</sub>   | Input Logic Low (EN1, EN2, FON)   |                           |     |      | 0.4 | V     |
| R <sub>I_PD</sub> | Input Logic Pull-Down (FON)       |                           |     | 1    |     | ΜΩ    |
| I <sub>I_LK</sub> | Input Logic Leakage (EN1, EN2)    | V <sub>I</sub> = 5V       | -1  |      | 1   | μΑ    |
| V <sub>OL</sub>   | Output Logic Low (FLT)            | I <sub>O_SINK</sub> = 1mA |     | 0.01 | 0.2 | V     |
| I <sub>O_LK</sub> | Output Logic High-Z Leakage (FLT) | V <sub>0</sub> = 5V       | -1  |      | 1   | μΑ    |

### V<sub>BUS</sub> Active Discharge (DIS) Specifications

| Symbol                | Description                                          | Conditions                                            | Min | Тур  | Max | Units |
|-----------------------|------------------------------------------------------|-------------------------------------------------------|-----|------|-----|-------|
|                       |                                                      | V <sub>DIS</sub> = 3V                                 |     | 0.22 |     |       |
|                       | Active Discharge Resistance                          | $V_{DIS} = 2V$                                        |     | 0.57 |     |       |
| $R_{AD}$              | (from V <sub>BUS</sub> =5V to GND)                   | V <sub>DIS</sub> = 1.5V                               |     | 1.4  |     | kΩ    |
|                       |                                                      | V <sub>DIS</sub> = 1.4V                               |     | 1.8  |     |       |
|                       |                                                      | $V_{DIS} = 1.2V$ , $T_A = 0^{\circ}C$ to +85°C        |     | 3.4  | 5.0 |       |
| $V_{IH\_DIS}$         | DIS Input High Voltage                               | $R_{AD}$ < 5k $\Omega$ , $T_A$ = 0°C to +85°C         | 1.2 |      |     | V     |
| $V_{IL\_DIS}$         | DIS Input Low Voltage                                | R <sub>AD</sub> is high-Z                             |     |      | 0.5 | V     |
| $R_{DIS\_PD}$         | DIS Internal Pull-Down Resistor                      | $V_{DIS} = V_{SYS} = 5V$ , $I_{SOURCE}$ mode          |     | 600  |     | kΩ    |
| t <sub>VBUS_DIS</sub> | V <sub>BUS</sub> Active Discharge Time <sup>10</sup> | $V_{BUS} = 5V$ , $V_{DIS} = 3V$ , $C_{VBUS} = 1\mu F$ |     | 600  |     | μs    |

## **POK Safe LDO Specifications**

| Symbol                | Description                                 | Conditions                                                                          | Min | Тур        | Max | Units   |
|-----------------------|---------------------------------------------|-------------------------------------------------------------------------------------|-----|------------|-----|---------|
| $V_{POK}$             | POK LDO Output Voltage                      | V <sub>BUS</sub> = 5V to 20V, I <sub>POK</sub> = 0 to 100mA, T <sub>A</sub> = +25°C | 3.0 | 3.3        | 3.6 | V       |
| V <sub>UVLO_POK</sub> | POK LDO Under-Voltage Lockout <sup>11</sup> | V <sub>BUS</sub> rising threshold, POK On<br>Hysteresis                             |     | 2.7<br>150 | 2.9 | V<br>mV |
| I <sub>Q_POK</sub>    | No-Load POK LDO Supply Current              | $V_{BUS}$ = 5V, Switch Off, POK On $V_{BUS}$ = 20V, Switch Off, POK On              |     | 110<br>170 |     | μΑ      |
| I <sub>LK_POK</sub>   | POK-to-GND Leakage Current                  | $V_{POK} = 5V, V_{BUS} = 0V, T_A = +25^{\circ}C$                                    |     | 0.01       | 1   | μΑ      |
| I <sub>POK_VBUS</sub> | POK-to-VBUS Leakage Current at VBUS         | $V_{POK} = 5V$ , $V_{BUS} = 0V$ , dark                                              |     | -0.001     |     | μΑ      |

(continued next page)

February 2024 - Revision 04a

<sup>&</sup>lt;sup>9</sup> Device is guaranteed to meet performance specifications over the -40°C to +85°C operating temperature range by design, characterization and correlation with statistical process controls.

 $<sup>^{10}</sup>$  t<sub>VBUS\_DIS</sub> is the time for V<sub>BUS</sub> to fall from 5V (vSafe5V) to below 0.8V (vSafe0V). The USB specification for tSafe0V is 0ms to 650ms, so in theory, this can discharge up to  $1000\mu$ F in case of excessive source bulk capacitance.

<sup>&</sup>lt;sup>11</sup> POK Safe LDO is enabled when V<sub>BUS</sub> is above V<sub>UVLO\_POK</sub>, depending upon EN1 and EN2 status, regardless of OVP, OVLO, and OCP.



# Electrical Characteristics (continued)<sup>12</sup>

Unless otherwise noted, the *Min* and *Max* specs are applied over the full operation range of  $T_A = -40^{\circ}\text{C}$  to +85°C with  $V_{BUS} = 3V$  to 23V or  $V_{SYS} = 3V$  to 23V. Typical values are specified at  $T_A = +25^{\circ}\text{C}$  with  $V_{BUS} = 5V$  or  $V_{SYS} = 5V$ .

### **Power Switch Specifications**

| Symbol               | Description                                      | Conditions                                   | Min | Тур    | Max | Units  |
|----------------------|--------------------------------------------------|----------------------------------------------|-----|--------|-----|--------|
|                      |                                                  | $V_{BUS} = 5V$ , $I_{SYS} = 1.0A^{13}$       |     | 22     |     |        |
|                      | Switch On-Resistance in I <sub>SINK</sub> mode   | $V_{BUS} = 5V, I_{SYS} > 1.5A$               |     | 20     |     |        |
| D                    |                                                  | $V_{BUS} = 20V, I_{SYS} > 1.5A$              | 10  | 20     | 30  | mΩ     |
| R <sub>ON</sub>      |                                                  | $V_{SYS} = 5V$ , $I_{BUS} = 1.0A^{13}$       |     | 22     |     | 1115.2 |
|                      | Switch On-Resistance in I <sub>SOURCE</sub> mode | $V_{SYS} = 5V, I_{BUS} > 1.5A$               |     | 20     |     |        |
|                      |                                                  | $V_{SYS} = 20V, I_{BUS} > 1.5A$              | 10  | 20     | 30  |        |
|                      |                                                  | $V_{BUS} = 5V$ , $V_{SYS} = 0V$              |     | 1.9    |     |        |
| ١,                   | Switch Off-Leakage at VBUS                       | $V_{BUS} = 20V$ , $V_{SYS} = 0V$             |     | 4.0    |     |        |
| I <sub>BUS_OFF</sub> | (tested in shutdown mode)                        | $V_{BUS} = 29V$ , $V_{SYS} = 0V$             |     | 5.0    | 10  | μΑ     |
|                      |                                                  | $V_{BUS}$ = 0V, $V_{SYS}$ = 3V to 23V, dark  |     | -0.001 |     |        |
|                      |                                                  | $V_{SYS} = 5V$ , $V_{BUS} = 0V$              |     | 1.9    |     |        |
| I <sub>SYS_OFF</sub> | Switch Off-Leakage at VSYS                       | $V_{SYS} = 20V$ , $V_{BUS} = 0V$             |     | 4.0    |     |        |
|                      | (tested in shutdown mode)                        | $V_{SYS} = 29V$ , $V_{BUS} = 0V$             |     | 5.0    | 10  | μΑ     |
|                      |                                                  | $V_{SYS} = 0V$ , $V_{BUS} = 3V$ to 23V, dark |     | -0.001 |     |        |

### **Soft-Start (SS) Specifications**

| Symbol              | Description                                         | Conditions                                         | Min | Тур                 | Max | Units |
|---------------------|-----------------------------------------------------|----------------------------------------------------|-----|---------------------|-----|-------|
| +                   | Soft-Start Debounce Time <sup>14</sup>              | I <sub>SINK</sub> or I <sub>SOURCE</sub> , FON = 0 | 10  | 16                  | 25  | mc    |
| t <sub>DEB</sub>    | 3011-3tart Debourice Time                           | I <sub>SINK</sub> or I <sub>SOURCE</sub> , FON = 1 |     | 0                   |     | ms    |
| +                   | Soft-Start Rising Slew-Rate Ramp Time <sup>15</sup> | I <sub>SINK</sub> or I <sub>SOURCE</sub> , FON = 0 | 1   | 3                   | 5   | mc    |
| t <sub>R</sub>      |                                                     | I <sub>SINK</sub> or I <sub>SOURCE</sub> , FON = 1 |     | 0.05                | 0.1 | ms    |
|                     |                                                     | $I_{SINK}$ , $V_{BUS} = 5V$ , $FON = 0$            |     | 2                   |     |       |
|                     | <br>  Soft-Start Current Limit                      | $I_{SINK}$ , $V_{BUS} = 20V$ , $FON = 0$           |     | 1                   |     | Α     |
| I <sub>LIM_SS</sub> | Soft-Start Current Limit                            | $I_{SOURCE}$ , $V_{SYS} = 5V$ , $FON = 0$          |     | I <sub>CLP_FB</sub> |     | A     |
|                     |                                                     | I <sub>SINK</sub> or I <sub>SOURCE</sub> , FON = 1 |     | n/a                 |     |       |
| +                   | <br>  Soft-Start Current Limit Done Time            | I <sub>SINK</sub> or I <sub>SOURCE</sub> , FON = 0 |     | 7                   |     | mc    |
| t <sub>LIM_SS</sub> | Soft-Start Current Limit Dolle Tille                | I <sub>SINK</sub> or I <sub>SOURCE</sub> , FON = 1 |     | 0.115               |     | ms    |
| $t_{DOFF}$          | Turn-Off Delay Time <sup>16</sup>                   |                                                    | 0   | 10                  | 30  | μs    |

<sup>&</sup>lt;sup>12</sup> Device is guaranteed to meet performance specifications over the -40°C to +85°C operating temperature range by design, characterization and correlation with statistical process controls.

 $<sup>^{\</sup>rm 13}$  When tested less than 1A, the  $R_{ON}$  is limited by the  $V_{RCP}$  specification.

 $<sup>^{14}</sup>$   $t_{\text{DEB}}$  is time from enabled logic and valid supply voltage until the output voltage begins to rise.

 $<sup>^{15}</sup>$  t<sub>R</sub> is time from the output voltage reaches 10% until the output voltage reaches 90% of the input voltage.

<sup>&</sup>lt;sup>16</sup> t<sub>DOFF</sub> is time from enable logic until the output voltage begins to fall.



# Electrical Characteristics (continued)<sup>17</sup>

Unless otherwise noted, the *Min* and *Max* specs are applied over the full operation range of  $T_A = -40^{\circ}\text{C}$  to +85°C with  $V_{BUS} = 3V$  to 23V or  $V_{SYS} = 3V$  to 23V. Typical values are specified at  $T_A = +25^{\circ}\text{C}$  with  $V_{BUS} = 5V$  or  $V_{SYS} = 5V$ .

### Fault Flag (FLT) Recovery and Hiccup Timer Specifications

| Symbol              | Description                                        | Conditions                          | Min | Тур | Max | Units |
|---------------------|----------------------------------------------------|-------------------------------------|-----|-----|-----|-------|
| t <sub>HICCUP</sub> | Fault Condition Hiccup Retry Time <sup>18</sup>    | after failed fault recoveries       |     | 64  |     | ms    |
| +                   | Fault Flag Release Delay after t <sub>LIM SS</sub> | after t <sub>LIM_SS</sub> , FON = 0 |     | 3   |     | ms    |
| t <sub>FLT</sub>    | Fault Flag Release Delay after tilim_ss            | after t <sub>LIM_SS</sub> , FON = 1 |     | 0   |     | 1115  |

### **Over-Voltage Protection (OVP) Specifications**

| Symbol            | Description                              | Conditions                                                      | Min  | Тур   | Max  | Units |
|-------------------|------------------------------------------|-----------------------------------------------------------------|------|-------|------|-------|
|                   |                                          | V <sub>BUS</sub> rising threshold, I <sub>SINK</sub> mode       | 22   | 23    | 25   | V     |
| $V_{OVP}$         | Internally Fixed Over-Voltage Protection | V <sub>SYS</sub> rising threshold, I <sub>SOURCE</sub> mode     | 22   | 23    | 25   | V     |
|                   |                                          | Hysteresis                                                      |      | 300   |      | mV    |
|                   | OVP Response Time <sup>19</sup>          | $V_{BUS} > V_{OVP}$ , $C_{VSYS} = 0\mu F$ , $R_L = 100\Omega$   |      | 90    |      | 20    |
| t <sub>OVP</sub>  | OVP Response Time                        | $V_{SYS} > V_{OVP}$ , $C_{VBUS} = 0 \mu F$ , $R_L = 100 \Omega$ |      | 90    |      | ns    |
|                   | Externally Adjustable Over Voltage       | V <sub>OVLO</sub> enable threshold                              | 0.2  | 0.25  | 0.3  | V     |
| $V_{OVLO}$        | Externally Adjustable Over-Voltage       | V <sub>OVLO</sub> rising OVP threshold                          | 1.10 | 1.227 | 1.34 | V     |
|                   | Lockout                                  | Hysteresis                                                      |      | 25    |      | mV    |
| t <sub>ovlo</sub> | OVLO Response Time <sup>20</sup>         | $R_L = 100\Omega$ , $C_{VSYS} = 0\mu F$                         |      | 300   |      | ns    |

### **Over-Temperature Protection (OTP) Specifications**

| Symbol | Description                  | Conditions                      | Min | Тур | Max | Units |
|--------|------------------------------|---------------------------------|-----|-----|-----|-------|
| Тотр   | IC Junction Over-Temperature | T <sub>J</sub> rising threshold |     | 150 |     | )     |
|        | Protection                   | Hysteresis                      |     | 20  |     | C     |

### **Over-Current Protection (OCP) Specifications**

| Symbol           | Description                                     | Conditions               | Min | Тур | Max | Units |
|------------------|-------------------------------------------------|--------------------------|-----|-----|-----|-------|
| 1                | OCP Current Threshold after t <sub>LIM_SS</sub> | I <sub>SINK</sub> mode   | 10  | 17  |     | _     |
| IOCP             |                                                 | I <sub>SOURCE</sub> mode | 10  | 17  |     | А     |
| t <sub>OCP</sub> | OCP Response Time <sup>21</sup>                 |                          |     | 200 |     | ns    |

<sup>&</sup>lt;sup>17</sup> Device is guaranteed to meet performance specifications over the -40°C to +85°C operating temperature range by design, characterization and correlation with statistical process controls.

<sup>&</sup>lt;sup>18</sup> Faults include OVP, OTP, OCP, and SCP. After the fault condition has ended, auto-retry follows the soft-start sequence. If auto-retry fails the first time, then the hiccup timer increases the delay before each subsequent soft-start retry. The FLT flag is released only after a successful retry. Other protections that are not classified as faults include RCP and CLP. These non-faults do not trigger the FLT flag and hiccup timer. RCP and CLP have fast recovery without initiating a soft-start. UVLO does trigger the FLT flag and soft-start, but without the hiccup timer.

 $<sup>^{19}</sup>$  t<sub>OVP</sub> is time from when the input voltage > V<sub>OVP</sub> until the output voltage stops rising.

 $<sup>^{20}\,</sup>t_{OVLO}$  is time from when  $V_{OVLO}$  rises above its OVP threshold until output voltage stops rising.

 $<sup>^{21}</sup>$  t<sub>OCP</sub> is time from when the switch current > I<sub>OCP</sub> until switch turns off.



# **Electrical Characteristics (continued)**<sup>22</sup>

Unless otherwise noted, the *Min* and *Max* specs are applied over the full operation range of  $T_A = -40^{\circ}\text{C}$  to +85°C with  $V_{BUS} = 3V$  to 23V or  $V_{SYS} = 3V$  to 23V. Typical values are specified at  $T_A = +25^{\circ}\text{C}$  with  $V_{BUS} = 5V$  or  $V_{SYS} = 5V$ .

## **Reverse-Current Protection (RCP) Specifications**

| Symbol               | Description                          | Conditions                                                                                           | Min | Тур | Max | Units |
|----------------------|--------------------------------------|------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| V                    | PCP Droop Pogulation Voltage         | I <sub>SINK</sub> , V <sub>RCP</sub> =V <sub>BUS</sub> -V <sub>SYS</sub> , I <sub>SYS</sub> =100mA   | 5   | 15  | 30  | mV    |
| $V_{RCP}$            | RCP Droop Regulation Voltage         | I <sub>SOURCE</sub> , V <sub>RCP</sub> =V <sub>SYS</sub> -V <sub>BUS</sub> , I <sub>BUS</sub> =100mA | 5   | 15  | 30  | IIIV  |
| t <sub>RCP_REC</sub> | RCP Fast Recovery Time <sup>23</sup> |                                                                                                      |     | 15  |     | μs    |

## **Current Limit Protection (CLP) Specifications**

| Symbol               | Description                                           | Conditions                                         | Min  | Тур                    | Max  | Units |
|----------------------|-------------------------------------------------------|----------------------------------------------------|------|------------------------|------|-------|
|                      |                                                       | I <sub>SINK</sub> mode                             |      | n/a                    |      |       |
|                      |                                                       | I <sub>SOURCE</sub> mode, R <sub>ISET</sub> = 83k  | 0.5  | 0.6                    | 0.7  |       |
|                      | Current Limit Regulation (after t                     | I <sub>SOURCE</sub> mode, R <sub>ISET</sub> = 51k  | 0.90 | 1.00                   | 1.10 | ۸     |
| I <sub>CLP_LIM</sub> | Current Limit Regulation (after t <sub>LIM_SS</sub> ) | I <sub>SOURCE</sub> mode, R <sub>ISET</sub> = 30k  | 1.5  | 1.7                    | 1.9  | Α     |
|                      |                                                       | I <sub>SOURCE</sub> mode, R <sub>ISET</sub> = 15k  | 3.1  | 3.4                    | 3.7  |       |
|                      |                                                       | I <sub>SOURCE</sub> mode, R <sub>ISET</sub> = 9.1k | 5.1  | 5.6                    | 6.1  |       |
|                      | Current Limit Threshold for CLP-to-                   | I <sub>SOURCE</sub> mode                           |      | 1.1*I <sub>CLP</sub> _ |      | Α     |
| ICLP_TRANS           | Foldback Transition                                   |                                                    |      | LIM                    |      | A     |
| I <sub>CLP_FB</sub>  | Current Limit Regulation in Foldback                  | I mada                                             |      | 0.8*I <sub>CLP</sub> _ |      | Α     |
|                      | (after t <sub>LIM_SS</sub> )                          | I <sub>SOURCE</sub> mode                           |      | LIM                    |      | A     |

### **Short Circuit Protection (SCP) Specifications**

| Symbol                | Description                              | Conditions                                            | Min | Тур                  | Max | Units |
|-----------------------|------------------------------------------|-------------------------------------------------------|-----|----------------------|-----|-------|
| V                     | Hard Short-Circuit Protection SS Voltage | I <sub>SINK</sub> mode, V <sub>SYS</sub> not rising   |     | $0.1*V_{BUS}$        |     | V     |
| V <sub>HSCP_SS</sub>  | (at 2.7ms into soft-start ramp)          | I <sub>SOURCE</sub> mode, V <sub>BUS</sub> not rising |     | $0.1*V_{SYS}$        |     | V     |
| V <sub>SSCP</sub>     | Soft Short-Circuit Protection Voltage    | I <sub>SINK</sub> mode, V <sub>SYS</sub> falling      |     | $0.6*V_{BUS}$        |     | V     |
|                       | (after soft-start t <sub>LIM_SS</sub> )  | I <sub>SOURCE</sub> mode, V <sub>BUS</sub> falling    |     | 0.6*V <sub>SYS</sub> |     | V     |
| _                     | Soft Short-Circuit Protection Debounce   |                                                       |     | 64                   |     |       |
| t <sub>SSCP_DEB</sub> | Timer                                    |                                                       |     | 64                   |     | μs    |

\_

<sup>&</sup>lt;sup>22</sup> Device is guaranteed to meet performance specifications over the -40°C to +85°C operating temperature range by design, characterization and correlation with statistical process controls.

<sup>&</sup>lt;sup>23</sup> t<sub>RCP\_REC</sub> is time from when the output voltage falls 50mV below the input voltage until switch turns back on. Before measuring, first raise the output voltage significantly above the input voltage.



## **Timing Diagrams**



Figure 1. UVLO, Soft-Start and Turn-Off Timing Diagram



Figure 2. OCP, Hard SCP, Soft SCP, Auto-Retry and Hiccup Timing Diagram



# **Timing Diagrams (continued)**



Figure 3. OVP Timing Diagram



Figure 4. OTP Timing Diagram



## **Typical Characteristics**

 $C_{VSYS} = 2x 22\mu F$ ,  $C_{VBUS} = 10\mu F$ ,  $C_{POK} = 4.7\mu F$ , FON = 0,  $R_{ISET} = 14.7k\Omega$ ,  $T_A = 25$ °C, unless otherwise specified.















 $C_{VSYS} = 2x \ 22\mu F$ ,  $C_{VBUS} = 10\mu F$ ,  $C_{POK} = 4.7\mu F$ , FON = 0,  $R_{ISET} = 14.7k\Omega$ ,  $T_A = 25$ °C, unless otherwise specified.

# Active-High Enable/Soft-Start in Isource Mode (Vsys = 5V, RLOAD\_VBUS = $100\Omega$ , RLOAD\_POK = $300\Omega$ )



Active-High Enable/Soft-Start in ISINK Mode (VBUS = 5V, RLOAD\_VSYS =  $100\Omega$ , RLOAD\_POK =  $300\Omega$ )



Active-Low Enable/Soft-Start in Isource Mode (Vsys = 5V, RLOAD\_VBUS =  $100\Omega$ , RLOAD\_POK =  $300\Omega$ )



Active-Low Enable/Soft-Start in Isink Mode (VBUS = 5V, RLOAD\_VSYS =  $100\Omega$ , RLOAD\_POK =  $300\Omega$ )



Rising Vsys Enable/Soft-Start in Isource Mode (RLOAD\_VBUS =  $100\Omega$ , RLOAD\_POK =  $300\Omega$ )



Rising V<sub>BUS</sub> Enable/Soft-Start in Isink Mode (RLOAD\_VSYS =  $100\Omega$ , RLOAD\_POK =  $300\Omega$ )





 $C_{VSYS} = 2x 22\mu F$ ,  $C_{VBUS} = 10\mu F$ ,  $C_{POK} = 4.7\mu F$ , FON = 0,  $R_{ISET} = 14.7k\Omega$ ,  $T_A = 25^{\circ}C$ , unless otherwise specified.

# 20V Enable/Soft-Start in Isource Mode (Vsys = 20V, RLOAD\_VBUS = $100\Omega$ , RLOAD\_POK = $300\Omega$ )



# 20V Enable/Soft-Start in Isink Mode (VBUS = 20V, RLOAD\_VSYS = $100\Omega$ , RLOAD\_POK = $300\Omega$ )



Heavy Load Enable/Soft-Start in Isource Mode (Vsys = 9V, Cvbus =  $1000\mu F$ , RLOAD\_vbus =  $6\Omega$ )



Heavy Load Enable/Soft-Start in ISINK Mode (VBUS = 9V, CVSYS = 1000μF, RLOAD\_VSYS = 5Ω)



Over-Load Enable/Auto-Retry in Isource Mode (Vsys = 15V, Cvbus =  $10\mu$ F, RLOAD\_vbus =  $6\Omega$ )



Over-Load Enable/Auto-Retry in Isink Mode (VBUS = 15V, CVSYS = 1000μF, RLOAD\_VSYS = 5Ω)





 $C_{VSYS} = 2x 22\mu F$ ,  $C_{VBUS} = 10\mu F$ ,  $C_{POK} = 4.7\mu F$ , FON = 0,  $R_{ISET} = 14.7k\Omega$ ,  $T_A = 25$ °C, unless otherwise specified.



OCP/SCP Response in ISINK Mode (VBUS = 20V, VSYS = sudden short circuit)



CLP & Soft SCP Response in Isource Mode (Vsys = 20V, Riset =  $51k\Omega$ )



SCP & Auto-Retry Response in Isink Mode (VBUS = 20V, VSYS = sudden short circuit)



"Ideal Diode" RCP Response in Isource Mode (Vsys = 5V, Vbus = 9V  $\rightarrow$  high-Z  $\rightarrow$  9V, RLOAD\_Vbus = 3 $\Omega$ )



"Ideal Diode" RCP Response in ISINK Mode (VBUS = 5V, VSYS = 9V  $\rightarrow$  high-Z  $\rightarrow$  9V, RLOAD\_VSYS = 3 $\Omega$ )





 $C_{VSYS} = 2x 22\mu F$ ,  $C_{VBUS} = 10\mu F$ ,  $C_{POK} = 4.7\mu F$ , FON = 0,  $R_{ISET} = 14.7k\Omega$ ,  $T_A = 25$ °C, unless otherwise specified.











## **Functional Block Diagram**



Figure 5. Functional Block Diagram

## **Functional Description**

The KTS1865 is a bi-directional, slew-rate controlled,  $20m\Omega$  (typ) low resistance MOSFET switch intended to be inserted between a power source and a load to isolate and protect against abnormal voltage and current conditions. It is intended for USB Power Delivery up to 6.5A/130W current-sinks, up to 5A/100W current-sources, or dual-role power (DRP) applications. Featuring slew-rate controlled soft-start and soft-start current limit to prevent excessive large inrush current, the KTS1865 also features many additional protection functions. These include over-voltage protection, "ideal diode" reverse-current protection with fast recovery, output short-circuit protection, over-current protection, programmable current limit protection, over-temperature protection, and transient voltage suppression for  $\pm 100V$  surge,  $\pm 30kV$  contact ESD, and  $\pm 30kV$  air-gap ESD protections.

Operating from a wide input voltage range of 3V to 23V, the KTS1865 is optimized for USB Standard Power Range (SPR) Type-C Power Delivery (PD) applications that require essential protection and enhanced system reliability. While in the OFF state, the KTS1865 blocks voltages of up to 29V on the VBUS and VSYS pins and prevents current flow. While in the ON state, the KTS1865 withstands voltages of up to 29V on the VBUS and VSYS pins, passes valid input voltages and current from VBUS to VSYS in I<sub>SINK</sub> mode or from VSYS to VBUS in I<sub>SOURCE</sub> mode, and blocks reverse current flow in both modes using an "ideal diode" control circuit with fast recovery. Due to the ideal-diode behavior, two or more KTS1865 parts may be used in parallel in "diode-OR" configuration to support systems that are charged or powered from multiple ports.

### **EN1 and EN2 Inputs**

The KTS1865 has EN1 and EN2 logic inputs which control the Shutdown vs. I<sub>SINK</sub> vs. I<sub>SOURCE</sub> modes and the POK LDO on/off status. See Table 1 in the *Ordering Information* section for various EN1/EN2 mode-control options.



### **Under-Voltage Lockout (UVLO)**

When  $V_{BUS} < V_{UVLO}$  in  $I_{SINK}$  mode or  $V_{SYS} < V_{UVLO}$  in  $I_{SOURCE}$  mode, the power switch is disabled. Once  $V_{BUS}$  or  $V_{SYS}$ , respectively, exceeds  $V_{UVLO}$ , the power switch is controlled by the enable pins and fault detection circuits.

### Soft-Start (SS)

The internal soft-start function allows the KTS1865 to charge a total output capacitance of  $1000\mu$ F to 5V (or even 9V) without excessive in-rush current. Soft-start controls the output voltage slew-rate ramp time. Use the below formula to calculate the current required to charge a combination of load current and output capacitance:

$$I_{IN\_SS} = I_{LOAD} + C_{OUT} \left( \frac{V_{IN}}{t_R} \right)$$

where  $t_R = 3$ ms.

Note that in addition to the soft-start voltage ramp, the KTS1865 also limits soft-start current for 7ms in case of starting into large capacitance. The current limit is fixed at 2A in  $I_{SINK}$  mode. But in  $I_{SOURCE}$  mode, the current limit matches the fold-back current limit in normal operation, as set by external resistor  $R_{ISET}$ . When soft-start becomes current limited, use  $t_R = 7$ ms. Futhermore, if there is a large difference between the input and output voltages, such as when soft-starting with high input voltage, the current limit reduces by as much as 50% to reduce power dissipation during soft-start.

Also note that the KTS1865 safely starts into pre-charged output voltages (that are not fully discharged to ground prior to soft-start). The output voltage just rises from its pre-charged level once the soft-start ramp reaches that level.

Once the  $t_{LIM\_SS}$  = 7ms phase of soft-start is completed, the KTS1865 enters normal operation. Then, after an additional 3ms delay, if the output voltage is near the input voltage, the  $\overline{FLT}$  flag releases to indicate a power good condition.

### **Over-Voltage Protection (OVP)**

To use the internal OVP function, tie the OVLO pin to ground. Then, once enabled, if the input voltage exceeds the internally-set  $V_{OVP} = 23V$  threshold, the power switch is disabled due to an OVP fault. Once the input voltage drops below  $V_{OVP}$  (and no other fault is detected and the device is still logically enabled via EN1/EN2), the power switch is re-enabled after the soft-start debounce and soft-start ramp time.

### Adjustable Over-Voltage Lockout (OVLO)

The OVLO pin is used to adjust the OVP threshold externally. The default internal OVP threshold is 23V when the OVLO pin is tied to GND. Biasing the OVLO pin with a resistive voltage divider adjusts the over voltage threshold from 4V to 23V as in the below formula:

$$V_{OVP} = V_{OVLO} \left( 1 + \frac{R1}{R2} \right)$$

where  $V_{OVLO}$  = 1.227V. Connect R1 from VBUS to OVLO. Connect R2 from OVLO to ground. In some applications, notably  $I_{SOURCE}$  mode only use, optionally tie R1 to VSYS (rather than VBUS) if over-voltage protection of VSYS is of value.

#### **Over-Current Protection (OCP)**

The KTS1865 includes over-current protection (OCP) that protects the IC from damage when an excessive over-current or short-circuit event suddenly appears. The OCP threshold is purposely high above the rated current



for the KTS1865 such that system load-pulses do not easily trigger OCP. The OCP circuit disables the power switch, so the current becomes zero. After an OCP event (and no other fault is detected and the device is still logically enabled via EN1/EN2), the power switch re-enables via the soft-start debounce and soft-start ramp time.

### **Short-Circuit Protection (SCP)**

The KTS1865 includes output short-circuit protection (SCP). In virtually all conditions, the KTS1865 remains undamaged during continuous SCP events.

If an SCP event occurs while the KTS1865 is already enabled and working, OCP is the first line of defense and responds very quickly. In this case, the current from the input capacitor through the switch to the output increases very rapidly as the output voltage begins to collapse. The OCP threshold is purposely high above the rated current for the KTS1865 such that system load-pulses do not easily trigger OCP.

For softer over-load events that do not reach OCP, the power dissipation increases, raising the die temperature. If the die temperature becomes too high, an over-temperature protection (OTP) event is triggered, and the switch opens.

In case of auto-retry or simply starting into a pre-existing SCP condition, the KTS1865 furthermore includes hard and soft SCP detection during soft-start if the output voltage is not ramping up. Hard SCP checks if the output voltage has risen to more than 10% of the input voltage during the soft-start voltage ramp time. Then, at the end of the soft-start current limit time, soft-SCP checks again to see if the output voltage has risen to more than 60% of the input voltage. If either of these two conditions is not met, the KTS1865 terminates soft-start, turns off the switch, and auto-retries after the hiccup timer. The FLT flag remains low until a successful soft-start is completed.

#### "Ideal Diode" Reverse-Current Protection (RCP)

The KTS1865 offers reverse-current protection regardless of the enable logic status. In shutdown mode, all current flow is blocked. But in both  $I_{SINK}$  and  $I_{SOURCE}$  modes, the RCP acts as a voltage droop regulator. See Figure 6. When the voltage on the output is higher than the input voltage minus 15mV, the RCP circuit reduces the MOSFET gate drive to try and maintain a regulated 15mV droop, thereby acting as an "ideal diode" with Vf = 15mV. This control method blocks the reverse current even before there is any reverse voltage bias.

The RCP circuit has high loop-bandwidth for fast transient response. RCP also includes fast recovery with accelerated gate-driver charge pump operation whenever the output droops 50mV below the input. Note that RCP is not defined as a fault condition and has fast recovery without initiating the auto-retry soft-start sequence.

The RCP circuit makes it possible to connect two or more USB charging ports to a single battery charger IC input in a "diode-OR" configuration with autonomous reverse-current blocking. And during Fast Role Swap events, it allows the I<sub>SOURCE</sub> mode to be enabled even before VBUS falls below 5V. With RCP, the current flows only in the intended direction as defined by the EN1 and EN2 logic status.





Figure 6. VBUS Switch Current vs. Voltage for RCP, Ron, OCP, and CLP

## **Current-Limit Protection (CLP)**

The CLP function operates only in  $I_{SOURCE}$  mode. Program the current limit using an external resistor,  $R_{ISET}$ , connected from the ISET pin to ground. See the *CLP Specifications* section of the *Electrical Characteristics* table. Calculate the value of  $R_{ISET}$  using the following formula:

$$R_{ISET} = \frac{51000}{I_{CLP\_LIM}}$$

When the switch current reaches the programmed current limit, the current-limit regulation loop takes control and reduces the gate drive to limit the switch current. During CLP, the switch acts as a constant current source, and the output voltage droops depending on the load current. If the load current reduces below the current limit, the output voltage recovers. Note that CLP is not a fault condition and has fast recovery without initiating the auto-retry soft-start sequence.

#### **Fold-Back Current Limit in CLP**

As the voltage droops during CLP, the CLP circuit engages fold-back current limit, which occurs when the CLP current increases to 110% of its setting. For this reason, it can make sense to optionally use the following formula for  $R_{\text{ISET}}$  so as to limit the peak current in CLP:

$$R_{ISET} = \frac{51000}{I_{CLP\_LIM}} \times 1.1$$

Once in fold-back, the current limit reduces to 80% of the CLP setting. As the output voltage droops more, the fold-back current limit reduces even more to limit power dissipation.



During fold-back CLP, if  $V_{BUS}$  droops to 60% of  $V_{SYS}$  for more than 64 $\mu$ s, the soft SCP triggers, and the switch opens. The device recovers and turns back on via the auto-retry soft-start sequence.

Additionally, during fold-back CLP, power dissipation increases, which may trigger an OTP fault if the die becomes too hot. When the chip temperature cools, the device recovers and turns back on via the auto-retry soft-start sequence.

### Fast Role Swap (FRS) via Fast Turn On (FON)

To support USB power delivery (PD) fast role swap (FRS), set the FON pin to logic 1. With FON = 1, the soft-start sequence skips the debounce time, and the soft-start ramp time reduces to  $50\mu$ s typ. There are two start-up sequences for Fast Turn On:

- 1. If  $V_{OUT} < V_{IN}$ , the switch performs a Fast Turn On, and the switch turns on in about 50µs.
- 2. If  $V_{OUT} > V_{IN}$ , the switch enters RCP mode and remains off. Later when  $V_{OUT}$  falls 20mV below  $V_{IN}$ , the RCP naturally recovers. But if  $V_{OUT}$  falls to 50mV below  $V_{IN}$  due to heavy loads, the RCP fast-recovery circuit turns the switch on more quickly with accelerated gate drive to limit further droop.

Note that during sequence 1 above, inrush current is much higher than during normal soft-start. For this reason, adjust  $C_{VSYS}$  accordingly to limit voltage droops within the tolerance of the system. Do not set FON = 1 unless FRS has been previously negotiated via PD communications. Under normal soft-start conditions, FON = 0 provides much lower in-rush current.

### **Over-Temperature Protection (OTP)**

When device junction temperature exceeds 150°C, the OTP circuit disables the power switch. Once the device junction temperature decreases below 130°C (and no other fault is detected and the device is still logically enabled via EN1/EN2), the device recovers and turns back on via the auto-retry soft-start sequence.

### **Transient Voltage Suppression (TVS)**

The KTS1865 integrates an active clamp transient voltage suppressor (TVS) from VBUS to GND. The TVS circuit provides protection to the KTS1865 and downstream circuits for IEC surge and ESD events. The protection is always active, whether the KTS1865 is in shutdown, I<sub>SINK</sub> mode, I<sub>SOURCE</sub> mode, or POK LDO only mode.

#### **FLT Output Flag**

The  $\overline{FLT}$  output is an open-drain logic output that requires an external pull-up resistor with recommended value in the  $10k\Omega$  to  $200k\Omega$  range. The  $\overline{FLT}$  pin indicates the fault status. During fault conditions (OVP, OCP, SCP, and OTP) and during soft-start, the  $\overline{FLT}$  flag is active low. When there is no fault and after soft-start is finished, the power switch is on, then the  $\overline{FLT}$  flag is high-Z and pulled up via the external resistor to indicate the power is good and there is no fault condition. CLP and RCP events are not faults, so the  $\overline{FLT}$  flag remains high-Z during these events. Note that CLP and RCP also have fast recovery without initiating the auto-retry sequence.

#### **Auto-Retry with Hiccup Timer**

For all fault conditions that cause the switch to open, the KTS1865 will periodically auto-retry via the soft-start debounce and soft-start ramp time. If any fault or the same fault is detected again, the switch will open again, and auto-retry will repeat. This continues until the fault is removed (normal operation) or the device is shutdown via EN1 and EN2 or input power is removed (UVLO). Note that CLP and RCP events are not fault conditions and have fast recovery without initiating the auto-retry sequence.

After an unsuccessful soft-start or auto-retry event, the FLT flag remains low, and a 64ms hiccup time is inserted before the next auto-retry attempt. The hiccup timer provides additional cooling time to reduce average power



dissipation during prolonged fault conditions. Note that the hiccup time is not inserted before the first autoretry attempt, but rather only during subsequent attempts.

### **VBUS Active Discharge (DIS)**

The KTS1865 includes an active discharge circuit to pull  $V_{BUS}$  below vSafe0V within USB Type-C compliant discharge timing specifications. The pull-down resistance at VBUS depends upon the DIS pin voltage level. See the DIS Specifications section of the Electrical Characteristics table.

### **POK Safe LDO**

When VBUS is above UVLO, the POK Safe LDO provides an "always on" 3.3V/100mA power source when enabled via EN1 and EN2 (see Table 1), regardless of the OVP, OVLO, OCP, and SCP fault states. The POK LDO may be used to power downstream components, thereby permitting operation without an installed battery or a dead battery. The POK output is disrupted during UVLO, OTP (thermal shutdown) and some IEC surge and ESD events.

The POK Safe LDO output can only source current; it cannot sink current. Therefore, its output may be safely tied to the outputs of other low-voltage regulators in the system that also only source current, such as the POK LDO output from another KTS1865, for example. In such configuration, the regulator with the highest output voltage provides current to the load.

At higher VBUS voltages, the POK LDO may dissipate considerable power, depending upon the load current. In such cases, care should be given to avoid excessive die temperature and heat in the system.

$$P_{D POK LDO} = (V_{BUS} - 3.3V) * I_{LOAD}$$

For example, at  $V_{BUS}$  = 20V and 100mA load, the power dissipation is 1.67W. For this example, it is necessary to switch the POK LDO's load to a different power rail before VBUS ramps from 5V to 20V.



## **Applications Information**

### **VSYS Capacitor C<sub>VSYS</sub> Selection**

For most applications, connect from  $10\mu F$  to  $1000\mu F$  total capacitance to the VSYS. Typical applications use  $30\mu F$  to  $100\mu F$  as needed for system load-transients. At minimum, connect a  $10\mu F$  ceramic capacitor as close as possible to the device from VSYS to GND to minimize the effect of parasitic trace inductance. 25V rated capacitors with X5R or better dielectric are recommended. Lower voltage ratings are acceptable when using the OVLO pin to set a lower over-voltage protection threshold.

#### **VBUS Capacitor CBUS Selection**

For most applications, connect a  $1\mu F$  to  $10\mu F$  ceramic capacitor as close as possible to the device from VBUS to GND to minimize the effect of parasitic trace inductance. 35V or 50V rated capacitors with X5R or better dielectric are recommended. For optimal surge and ESD performance,  $10\mu F$  is preferred. The USB specifications state that a maximum of  $10\mu F$  is allowed on VBUS at the USB port connection.

### **Recommended PCB Layout**

Good PCB thermal design is required to support heavy load currents. The KTS1865 EVB is designed with similar layout as Figure 7, but it extends the fill area for the VSYS, VBUS, and GND copper planes to over 4 square inches total area for increased thermal performance. Due to the number of bumps on VSYS and VBUS, these two planes are especially important for thermal conduction and should not be ignored. Adding back-side and/or buried-layer fill area with thermal vias also helps significantly.

Other than thermal concerns, the PCB layout for the KTS1865 is quite simple. Place the VSYS and VBUS capacitors near the IC. Connect the capacitor ground terminals together and to the GND pins using the top-side copper layer. Route the control signals on buried layers. With 0.5mm bump pitch, PCB signal traces may be routed between edge bumps to reach inner bumps. Or route the inner bumps using filled, in-pad micro-vias, as these have become more available even in low-cost, two-layer PCB manufacturing.



Figure 7. Recommended PCB Layout



#### Safe Operating Area (SOA)

See Figure 8 and Figure 9 for the SOA of the KTS1865. SOA curves are normally associated with discrete MOSFETs (which are sometimes co-package with a controller IC). In these competing systems, precautions are necessary to stay within the SOA area. However, the KTS1865 is a monolithic IC with multiple integrated protection features to *automatically* help keep its operation within the SOA area. For example, it includes overvoltage protection (OVP), over-current protection (OCP), and settable current limit protection (CLP). It also includes over-temperature protection (OTP) that is measured on the same monolithic die as the integrated power MOSFETs. Additionally, soft-start is controlled with a voltage ramp and current limit protection (Soft-Start CLP) to safely soft-start even in applications with very high capacitance at the output. Furthermore, the integrated TVS and back-to-back MOSFET switch are optimized to work together as a system, including their tolerances over temperature and process corners.



Figure 8. Safe Operating Area (SOA) for T<sub>C</sub> = 25°C





Figure 9. Safe Operating Area (SOA) for  $T_C = 80^{\circ}C$ 



## **Packaging Information**

WLCSP54-20 (2.710mm x 2.160mm x 0.663mm) (Package Code: IAA)



### **Recommended Footprint**

### (NSMD Pad Type)



Kinetic Technologies cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Kinetic Technologies product. No intellectual property or circuit patent licenses are implied. Kinetic Technologies reserves the right to change the circuitry and specifications without notice at any time.