



# 15W Wireless Power Receiver for WPC/Qi V-1.3 EPP

## **Features**

- Single Chip Solution for 15W wireless power receiver
- WPC/Qi V-1.3 EPP Standards Compliant
- 98% Peak Efficiency LDO mode from Coil to 12Vout
- Full Synchronous Rectification with Low-RDSON
- LDO Mode or Pass-Through Mode configurable
- ► 5V/9V/12V output at up to 1.5A peak output current
- Pass-Through Mode for increased efficiency
- Short-circuit and current limit protection
- Embedded Microcontroller and OTP/ROM Memory
- Configurable Foreign Object Detection (FOD)
- Standard Firmware with optional external resistor configuration of FOD operating parameters
- Optional I<sup>2</sup>C connection for monitoring/configuration and system performance analysis
- Device Enable control pin for extremely low power consumption while in disabled mode
- Optional open-drain Interrupt output pin
- Proprietary, robust internal Over-Voltage Protection
  Without any external "Sink" resistor or other devices
- Optional external NTC Over-Temperature Protection
- -40°C to 85°C operating temperature range
- 52-bump WLCSP 2.66 x 3.90mm (0.4mm pitch)

# **Typical Application**

# **Brief Description**

The KTE7001 is a single chip, 15W wireless power receiver that conforms to WPC/Qi V-1.3 Extended Power Profile (EPP) standard specifications. A wireless power receiver provides regulated DC output power derived from AC power that is magnetically coupled into a connected wireless power receiver coil.

The KTE7001 integrates a full synchronous rectifier and LDO to efficiently convert the wireless AC power into up to 12V DC regulated power at up to 1.5A. The embedded microcontroller with firmware and OTP/ROM memory provides system monitoring, protection, and communications back to the power transmitter.

The KTE7001 is packaged in an advanced, fully "green" compliant, 2.66mm x 3.90mm, 52-bump Wafer-Level Chip-Scale Package (6x9 WLCSP).

## **Applications**

- Mobile Internet Devices, IoT, Accessories
- Battery Powered Medical, Industrial, Consumer
- Wireless Headsets, Headphones, Earbuds





| Pin #                             | Name   | Function                                                                                                                                                                       |  |  |
|-----------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| G2, H1, H2                        | AC1    | AC Power Input 1 – input to synchronous rectifier. Connect to power input resonant LC tank.                                                                                    |  |  |
| G5, H5, H6                        | AC2    | AC Power Input 2 – input to synchronous rectifier. Connect to power input resonant LC tank.                                                                                    |  |  |
| E1, E2, E5, E6,<br>F2, F3, F4, F5 | VRECT  | Rectifier DC Output Voltage and LDO Input – connect external bypass/bulk capacitors from these pins to the ground plane using multiple vias.                                   |  |  |
| D1, D2, D3,<br>D4, D5, D6         | VOUT   | LDO Output Voltage – connect external bypass/bulk capacitors from these pins to the ground plane using multiple vias. Supports 5V output into loads up to 1.5A.                |  |  |
| F1                                | VDD5V  | Internal 5V LDO Bias – connect an external $1\mu$ F bypass capacitor from this pin to the ground plane using an unshared via. Supports 5V loads up to 10mA.                    |  |  |
| F6                                | VDD1P8 | Internal 1.8V LDO Bias – connect an external $1\mu F$ bypass capacitor from this pin to the ground plane using an unshared via.                                                |  |  |
| G1                                | BST1   | Bootstrap 1 – gate driver charge pump for internal synchronous rectifier AC1 high-side MOSFET. Connect a 15nF capacitor from this pin to AC1.                                  |  |  |
| G6                                | BST2   | Bootstrap 2 – gate driver charge pump for internal synchronous rectifier AC2 high-side MOSFET. Connect a 15nF capacitor from this pin to AC2.                                  |  |  |
| A1                                | CMA1   | Communication Load Capacitance for AC1 – connect a capacitor from this pin to AC1. Capacitor value is typically 22nF-47nF and should be optimized for the application.         |  |  |
| A6                                | CMA2   | Communication Load Capacitance for AC2 – connect a capacitor from this pin to AC2. Capacitor value is typically 22nF-47nF and should be optimized for the application.         |  |  |
| B1                                | CMB1   | Optional Communication Load Capacitance for AC1 – normally not connected; leave floating.                                                                                      |  |  |
| B6                                | CMB2   | Optional Communication Load Capacitance for AC2 – normally not connected; leave floating.                                                                                      |  |  |
| B5                                | ĒN     | Active-Low Enable Input – connect to ground or logic 0 to enable the IC.                                                                                                       |  |  |
| A3                                | SCL    | I <sup>2</sup> C Clock Input – connect to the master's I <sup>2</sup> C clock output and a pull-up resistor to the system I/O voltage rail. Connect to ground if not used.     |  |  |
| B3                                | SDA    | I <sup>2</sup> C Data Input/Output – connect to the master's I <sup>2</sup> C data line and a pull-up resistor to the system I/O voltage rail. Connect to ground if not used.  |  |  |
| C3                                | INT    | Active-Low Interrupt Open-Drain Output – connect to the master's interrupt input and a pull-up resistor to the system I/O voltage rail. Connect to ground if not used.         |  |  |
| A4, A5, B4,<br>C4, H4             | GPIO-n | General Purpose Input/Outputs – optional configuration pins for NTC, FOD gain and offset, and LDO vs. Pass-Through mode. Leave floating (N.C.) for default configuration.      |  |  |
| C2                                | SINK   | High voltage clamp - internally connected to VRECT. Preferred configuration is to connect this pin externally to VRECT. For simplified layout, leave as floating (no connect). |  |  |
| A2, B2, C5,<br>G3, G4, H3         | RSVDn  | Reserved – not used in the application; connect to ground.                                                                                                                     |  |  |
| J1, J2, J3,<br>J4, J5, J6         | PGND   | ID Power Ground – connect to the ground plane using multiple vias.                                                                                                             |  |  |
| C1, C6                            | AGND   | Analog Ground – connect to the ground plane using unshared vias.                                                                                                               |  |  |



# **Pinout Diagram**



52-bump 2.66mm X 3.90mm X 0.620mm WLCSP, P = 0.4mm





# Absolute Maximum Ratings<sup>1</sup>

| Symbol              | Description                                      | Value                          | Units |
|---------------------|--------------------------------------------------|--------------------------------|-------|
| VAC                 | AC1, AC2 to PGND                                 | -0.3 to 26                     | V     |
| VRECT               | VRECT to PGND                                    | -0.3 to 26                     | V     |
| Vrect-ac            | VRECT to AC1, VRECT to AC2                       | -0.3 to 26                     | V     |
| V <sub>SINK</sub>   | SINK to PGND                                     | -0.3 to 26                     | V     |
| Vpgnd-agnd          | PGND to AGND                                     | -0.3 to 0.3                    | V     |
| Vout                | VOUT to AGND                                     | -0.3 to 26                     | V     |
| Vrect-out           | VRECT to VOUT                                    | -0.3 to 26                     | V     |
| VBST                | BST1, BST2 to AGND                               | -0.3 to 26                     | V     |
| V <sub>BST-AC</sub> | BST1 to AC1, BST2 to AC2                         | -0.3 to 6                      | V     |
| Vcm                 | CMA1, CMA2, CMB1, CMB2 to AGND                   | -0.3 to 26                     | V     |
| Vdd5v               | VDD5V to AGND                                    | -0.3 to 6                      | V     |
| V <sub>DD1P8</sub>  | VDD1P8 to AGND                                   | -0.3 to 2                      | V     |
| VEN                 | EN to AGND                                       | -0.3 to 28                     | V     |
| VI2C                | SCL, SDA, INT to AGND                            | -0.3 to 6                      | V     |
| Vgpio               | GPIO-0, GPIO-1, GPIO-2, GPIO-3, GPIO-4 to AGND   | -0.3 to V <sub>DD5V</sub> +0.3 | V     |
| V <sub>RSVD</sub>   | RSVD0, RSVD1, RSVD2, RSVD3, RSVD4, RSVDI to AGND | -0.3 to V <sub>DD5V</sub> +0.3 | V     |
| IAC                 | AC1, AC2 Current                                 | 2.6                            | А     |
| Ιουτ                | VOUT Current                                     | 2.6                            | А     |
| TJ                  | Operating Junction Temperature Range             | -40 to 125                     | °C    |
| Ts                  | Storage Temperature Range                        | -55 to 150                     | °C    |
| TLEAD               | Maximum Soldering Temperature (at leads, 10 sec) | 260                            | °C    |

# ESD Ratings<sup>2</sup>

| Symbol   | Description                                   | Value | Units |
|----------|-----------------------------------------------|-------|-------|
| Vesd_hbm | JEDEC JS-001-2017 Human Body Model (all pins) | ±2    | kV    |

# **Thermal Capabilities**<sup>3</sup>

| Symbol              | Description                                                                          | Value | Units |
|---------------------|--------------------------------------------------------------------------------------|-------|-------|
| ΘյΑ                 | Thermal Resistance – Junction to Ambient                                             | 47    | °C/W  |
| Θ <sub>JB</sub>     | Thermal Resistance – Junction to Board                                               | 4.38  | °C/W  |
| PD                  | P <sub>D</sub> Maximum Continuous Power Dissipation at 25°C (T <sub>J</sub> = 125°C) |       | W     |
| ΔΡ <sub>D</sub> /ΔΤ | Derating Factor Above T <sub>A</sub> = 25°C                                          | -21.3 | mW/°C |

<sup>1.</sup> Stresses above those listed in Absolute Maximum Ratings may cause permanent damage to the device. Functional operation at conditions other than the operating conditions specified is not implied. Only one Absolute Maximum rating should be applied at any one time.

<sup>2.</sup> ESD Ratings conform to JEDEC industry standards. Some pins may actually have higher performance.

<sup>3.</sup> Junction to Ambient thermal resistance is highly dependent on PCB layout. Values are based on thermal properties of the device when soldered to an EV board.



# **Recommended Operating Conditions**

| Symbol            | Description                                              | Value        | Units |
|-------------------|----------------------------------------------------------|--------------|-------|
| C <sub>DD5V</sub> | VDD5V Capacitor 1                                        |              |       |
| CDD1P8            | VDD1P8 Capacitor                                         | 1            | μF    |
| CRECT             | VRECT Capacitor(s) (≥25V rating)                         | 3x10 or 1x33 | μF    |
| COUT              | VOUT Capacitor(s)                                        | 2x10 or 1x22 | μF    |
|                   | VOUT Effective Capacitance (at 5V DC bias)               | >8           | μF    |
| Іоит              | VOUT Current                                             | 0 to 1.5     | А     |
| Ivdd5v            | VDD5V Current (output available for application circuit) | 0 to 10      | mA    |
| TA                | Ambient Operating Temperature Range                      | -40 to 85    | °C    |
| TJ                | Die Operating Temperature Range                          | -40 to 125   | °C    |

# **Ordering Information**

| Part Number        | Marking <sup>₄</sup> | Operating Temperature | Package    |
|--------------------|----------------------|-----------------------|------------|
| KTE7001ENAA-DA-TB⁵ | RFFRXXYYZZZZ         | -40°C to +85°C        | WLCSP69-52 |

<sup>4. &</sup>quot;RF" is the KTE7001 device ID, "FR" is the firmware code, "XX" is the date code, "YY is the assembly code, and "ZZZZ" is the serial number.

<sup>5.</sup> Firmware code is included in the ordering part number. Please contact Kinetic Sales for further details.



# **Electrical Characteristics**<sup>6</sup>

Unless otherwise noted, the *Min* and *Max* specs are over the full operating temperature range of -40°C to +85°C. Typical values are specified at  $T_A = +25$ °C.

| Symbol                  | Description                                           | Conditions                                         | Min   | Тур  | Max              | Units |
|-------------------------|-------------------------------------------------------|----------------------------------------------------|-------|------|------------------|-------|
| Supply S                | pecifications                                         |                                                    |       |      |                  |       |
| Manag                   | VPECT Linder Voltage Leekeut                          | VRECT rising threshold                             |       | 3.06 | 3.2 <sup>7</sup> | V     |
| Vuvlo                   | VRECT Under-Voltage Lockout                           | Hysteresis                                         |       | 150  |                  | mV    |
| IRECT                   | VRECT Quiescent Current                               | $\overline{\text{EN}}$ = 0, V <sub>RECT</sub> = 7V |       | 4.5  |                  | mA    |
| I <sub>SHDN</sub>       | VRECT Shutdown Current                                | $\overline{\text{EN}}$ = 1, V <sub>RECT</sub> = 7V |       | 18   |                  | μA    |
| V <sub>DD5V</sub>       | VDD5V Output Voltage                                  | $I_{\text{LOAD}} \leq 10 mA$                       | 4.5   | 5    | 5.5              | V     |
| Vdd1p8                  | VDD1P8 Output Voltage                                 | No external load                                   | 1.62  | 1.8  | 1.98             | V     |
| Thermal                 | Shutdown Specifications                               |                                                    | •     |      |                  |       |
| -                       |                                                       | T <sub>J</sub> rising threshold                    |       | 140  |                  | °C    |
| T <sub>J_SHDN</sub>     | IC Junction Thermal Shutdown                          | Hysteresis                                         |       | 20   |                  | °C    |
| Logic Pir               | Specifications (EN, INT, GPIO-n)                      |                                                    | •     |      |                  |       |
| VIH                     | Input Logic High (EN)                                 |                                                    | 1.4   |      |                  | V     |
| VIL                     | Input Logic Low (EN)                                  |                                                    |       |      | 0.3              | V     |
| II_LK                   | Input Logic Leakage (EN)                              | $T_A = 25^{\circ}C$ , $V_I = 0V$ or $5V$           | -1    |      | 1                | μA    |
| Vol                     | Output Logic Low (INT)                                | Io_sink = 5mA                                      |       |      | 0.4              | V     |
| Io_lk                   | Output Logic Leakage (INT)                            | $T_A = 25^{\circ}C$ , $V_O = high-Z$ or $5V$       | -1    |      | 1                | μA    |
| lo_src                  | Output Isource (GPIO-n)                               |                                                    | 19.80 | 20   | 20.20            | μA    |
| lo_src                  | Output Isource (GPIO-1,2,3,4)                         |                                                    | 19.65 | 20   | 20.35            | μA    |
| I <sup>2</sup> C Interf | ace Specifications (SCL, SDA), see Figu               | ire 1.                                             | •     |      |                  |       |
| VIH                     | Input Logic High Threshold                            |                                                    | 1.4   |      |                  | V     |
| VIL                     | Input Logic Low Threshold                             |                                                    |       |      | 0.4              | V     |
| Vol                     | SDA Output Logic Low                                  | I <sub>SDA</sub> = 5mA                             |       |      | 0.4              | V     |
| t1                      | SCL clock period                                      |                                                    | 2.5   |      |                  | μs    |
| t <sub>2</sub>          | Data in setup time to SCL high <sup>8</sup>           |                                                    | 100   |      |                  | ns    |
| t <sub>3</sub>          | Data out stable after SCL low                         |                                                    | 0     |      |                  | ns    |
| t4                      | SDA low setup time to SCL low (Start) <sup>8</sup>    |                                                    | 100   |      |                  | ns    |
| t5                      | SDA high hold time after SCL high (Stop) <sup>8</sup> |                                                    | 100   |      |                  | ns    |
| Synchro                 | nous Rectifier Specifications                         |                                                    | •     |      |                  |       |
| R <sub>DS_SW</sub>      | Rectifier Switch Drain-Source On-Resistance           | Isw = 0.5A                                         |       | 40   |                  | mΩ    |
| CMA1, C                 | MA2, CMB1, CMB2, SINK Specifications                  |                                                    |       |      |                  |       |
| Ron_см                  | CMxx On Resistance                                    | I <sub>CMxx</sub> = 200mA                          |       | 1    |                  | Ω     |
| ICM_LK                  | CMxx Leakage Current                                  | V <sub>CMxx</sub> = 20V                            |       | 1    |                  | μA    |
| Isink_lk                | SINK Leakage Current                                  | V <sub>SINK</sub> = 20V                            | 1     | 1    | 1                | μA    |

<sup>6.</sup> Device is guaranteed to meet performance specifications over the -40°C to +85°C operating temperature range by design, characterization and correlation with statistical process controls.

<sup>7.</sup> Value is guaranteed only at room temperature.

<sup>8.</sup> Guaranteed by design, not tested in production.



# Electrical Characteristics (continued)<sup>6</sup>

Unless otherwise noted, the *Min* and *Max* specs are over the full operating temperature range of -40°C to +85°C. Typical values are specified at  $T_A = +25$ °C.

| Symbol                       | Description                         | Conditions                                                                                     | Min   | Тур   | Max   | Units |
|------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------|-------|-------|-------|-------|
| VOUT LDO                     | Specifications                      |                                                                                                |       |       | •     |       |
|                              | Output 5V Mode                      | V <sub>RECT</sub> = 5.30V                                                                      | 4.85  | 5.00  | 5.15  |       |
| Vout                         | Output 9V Mode                      | V <sub>RECT</sub> = 9.30V                                                                      | 8.85  | 9.00  | 9.15  | V     |
|                              | Output 12V Mode                     | V <sub>RECT</sub> = 12.30V                                                                     | 11.85 | 12.00 | 12.15 |       |
| $V_{\text{OUT\_LDR}}$        | VOUT Load Regulation                | LDO Output Voltage                                                                             |       | 12    |       | mV/A  |
| Vout_lnr                     | VOUT Line Regulation                | LDO Output Voltage                                                                             |       | 4     |       | mV/V  |
| IOUT_PEAK                    | Peak Current Capability             |                                                                                                | 1.5   |       |       | А     |
| Vrect-out                    | VRECT to VOUT Dropout<br>Voltage    | I <sub>OUT</sub> = 1A; V <sub>RECT</sub> droops 10%<br>below the LDO regulated output<br>value |       | 50    | 100   | mV    |
| M                            |                                     | Rising                                                                                         |       | 15    |       | 0/    |
| Vout_ov                      | Overvoltage Threshold               | Falling                                                                                        |       | 10    |       | %     |
| I <sub>OUT_OVSINK</sub>      | Overvoltage Sink Current            | Vout greater than Vout_ov<br>threshold                                                         |       | 10    |       | mA    |
| ADC Specifi                  | cations                             |                                                                                                |       |       |       |       |
| $V_{\text{ADC}_{\text{FS}}}$ | ADC Full Scale Voltage <sup>8</sup> |                                                                                                |       | 2.048 |       | V     |
| <b>f</b> SAMPLE              | ADC Sample Rate <sup>8</sup>        |                                                                                                |       | 200   |       | kSa/s |
| Ν                            | ADC Output Resolution <sup>8</sup>  |                                                                                                |       | 12    |       | bit   |
| DNL                          | ADC Differential Nonlinearity       |                                                                                                |       | 2     |       | LSB   |
| INL                          | ADC Integral Nonlinearity           |                                                                                                |       | 2     |       | LSB   |



Figure 1. I<sup>2</sup>C Compatible Interface Timing Diagram





# **Typical Characteristics, BPP**

Unless otherwise noted,  $V_{OUT} = 5V$ ,  $T_A = 25^{\circ}C$ .

Efficiency (Coil to VOUT) vs. load



### **VRECT Profile vs. Load**



## BPP, VOUT = 5V, Startup Without Load





VOUT vs. Load

#### BPP, VOUT = 5V, 0 to 1A Load Transient



BPP, VOUT = 5V, Startup With 1A Load







# Typical Characteristics(continued), EPP

Efficiency (Coil to VOUT) vs. Load

Unless otherwise noted,  $V_{OUT} = 12V$ ,  $T_A = 25^{\circ}C$ .



### **VRECT Profile vs. Load**



EPP, VOUT = 12V, Startup Without Load





#### VOUT vs. Load





EPP, VOUT = 12V, Startup With 1.25A Load





# **Detailed Application Schematic**



Figure 2. Detailed Application Schematic

| BOM  |          |                             |                                                         |         |                      |
|------|----------|-----------------------------|---------------------------------------------------------|---------|----------------------|
| ltem | Quantity | Reference                   | Description                                             | Value   | Manufacturer         |
| 1    | 4        | C1, C2, C3                  | CAP CER 0.1µF 50V X7R                                   | 100nF   | Murata               |
| 2    | 2        | C7, C13                     | CAP CER 0.015µF 25V X7R                                 | 15nF    | Yageo                |
| 3    | 1        | C10                         | CAP CER 3300PF 50V X7R                                  | 3.3nF   | Yageo                |
| 4    | 2        | C9, C14 <sup>9</sup>        | CAP CER 47nF 50V X7R                                    | 47nF    | Murata               |
| 5    | 3        | C16, C17, C18 <sup>10</sup> | CAP CER 10µF 25V X5R                                    | 10µF    | Murata               |
| 6    | 2        | C11, C12 <sup>10, 11</sup>  | CAP CER 10µF 16V, 10V, 6.3V X5R                         | 10µF    | Murata               |
| 7    | 2        | C20, C21                    | CAP CER 1µF 10V X5R                                     | 1µF     | Yageo                |
| 8    | 1        | U1                          | Wireless charger receiver                               | KTE7001 | Kinetic Technologies |
| 9    | 1        | RX COIL                     | WPC receiver coil, ACR = 0.22Ω<br>p/n ASC-504060E00-S00 | 8.2µH   | Amotech              |

<sup>9.</sup> The optimum capacitor value depends strongly on the electro-mechanical properties of the receiver coil and target operating range. The traditional 47nF value is larger than needed for most applications, and newer designs are typically using 33nF or 22nF.

<sup>10.</sup> For low-cost applications and where device height is not critical, multiple devices may be replaced by single devices or fewer devices of equivalent total value. For large capacitor values, electrolytic capacitors may be used with a 0.1µF ceramic capacitor in parallel.

<sup>11.</sup> Choose a voltage rating appropriate for the application output voltage requirements.



# **Functional Description**

The KTE7001 is a single chip 15W wireless power receiver that conforms to WPC/Qi V-1.3 Extended Power Profile (EPP) standards. This device is fully compatible with all WPC/Qi certified transmitters and will operate in BPP mode (Baseline Power Profile) when interoperating with BPP Transmitters or in EPP mode (Extended Power Profile) when interoperating with EPP transmitters. A wireless power receiver provides regulated DC output power derived from AC power that is magnetically coupled into the wireless power receiver coil.

The KTE7001 integrates a full-synchronous rectifier and an LDO to efficiently convert the wireless AC power into up to 12V DC power at up to 1.5A. An embedded microcontroller with ROM and OTP memory provides power management, protection, and communications with the power transmitter.

### Full-Bridge Synchronous Rectifier

The KTE7001 includes a full-bridge synchronous rectifier comprised of four low-R<sub>DSON</sub> MOSFET switches for highefficiency AC-to-DC power conversion. The AC input to the rectifier is at pins AC1 and AC2, while the unregulated DC output is from pins VRECT to PGND. The rectified DC voltage and energy are stored in off-chip bulk capacitors connected to the VRECT pin.

### **Proprietary Overvoltage Protection**

Fully internal proprietary overvoltage protection actively prevents damage to the KTE7001 from transient overvoltage events. This includes various possible application scenarios, including "jiggle" events that can occur when dynamically moving the receiver coil in relation to the transmitter surface. Conventional solutions typically rely upon external resistors and/or other devices to dissipate excess energy in attempts to prevent overvoltage damage. External devices are often physically too small to safely manage overvoltage without damage. The KTE7001 utilizes proprietary overvoltage protection that is more robust and does not require any external components.

### LDO Mode

The KTE7001 integrates a high-power, low-dropout (LDO) linear regulator that provides a stable and accurate DC output for system loads up to 1.5A.

The LDO input is internally connected to the rectifier's output at VRECT, and the regulated output voltage is available at VOUT. Communications from the KTE7001 with the WPC transmitter automatically adjusts the transmitter's output power such that the KTE7001's rectifier output maintains the proper headroom for optimum operation of the LDO.

The LDO Mode is appropriate for applications that require a tightly regulated system supply voltage. Select the default LDO Mode by leaving the GPIO-4 pin floating (no connect) or tie this pin to VDD1P8.

### Pass-Through Mode

The KTE7001 includes a Pass-Through Mode for the LDO. In the Pass-Through Mode, the LDO is set to the normal target regulator output voltage. However, the KTE7001 firmware communicates back to the WPC transmitter to maintain VRECT only slightly higher than the target VOUT voltage at higher power levels. This reduces the power dissipation normally associated with the voltage drop across an LDO necessary to maintain complete VOUT regulation at high output currents. At low output current, some headroom is maintained. This is necessary to prevent excessive VOUT drop caused by coil physics in the case when there is a sudden large increase in the output load.

The Pass-Through Mode is appropriate for battery charging or other applications that prioritize highest efficiency over output voltage accuracy. Select the Pass-Through Mode by connecting the GPIO-4 pin to ground.

### **Under-Voltage Protection**

The KTE7001 includes under-voltage protection when VRECT falls approximately 3.5V. This temporarily disables the VOUT to give the system a chance to restore normal operation. This can avoid resetting the KTE7001 from undervoltage conditions. Resetting of KTE7001 will result in forced termination of the power transfer from the power transmitter.





### Output Overvoltage Protection

The KTE7001 includes output overvoltage protection that applies a 10mA current sink to VOUT whenever the output voltage exceeds its nominal regulation set-point by more than 15%. The current sink is disabled when the output voltage returns to within 10% above nominal. This quickly reduces the VOUT voltage to normal after any VOUT increase that may occur when there is a sudden decrease in the VOUT load current.

#### Embedded Microcontroller and OTP Memory

The KTE7001 includes an embedded microcontroller with one-time programmable (OTP) memory configured with firmware that conforms to WPC/Qi V-1.3 standards.

#### Standard Firmware

The standard firmware in the KTE7001 meets WPC/Qi V-1.3 specifications and can operate autonomously without any interaction with an optional host applications processor. Although this firmware is pre-programmed, optional external resistors can be added to implement commonly needed adjustments such as changing the FOD (Foreign Object Detection) settings.

In the standard firmware configuration, initial operation is with VOUT at nominally 5.0V. After successful EPP negotiation with the power transmitter, VOUT will be changed to a nominal 9.0V output or 12V output after first regulating the power transmitter operating point to a high enough VRECT to smoothly change VOUT. The voltage selection is made by GPIO pin optioning as explained in the below section on GPIO optioning features.

These are the most common configurations for this type of BPP/EPP receiver product. If the application requires a different voltage than provided by the standard configuration, it is possible to custom configure KTE7001 as needed.

#### Optional EN Input

The KTE7001 has an optional  $\overline{EN}$  logic input pin to enable and disable the IC into a low power state. Connect the  $\overline{EN}$  pin to ground to allow the device to function whenever there is sufficient VRECT for operation. In applications where it is useful to enable/disable the device, drive the  $\overline{EN}$  pin with an appropriate voltage for the disabled state.

#### **GPIO Pins and Optional Configuration**

The KTE7001 has five GPIO pins, GPIO-0 through GPIO-4, which are used for optional input/output features and for option configuration. The configurable adjustments include NTC over-temperature protection (GPIO-0), FOD gain (GPIO-1), FOD offset (GPIO-2), and LDO Mode vs. Pass-Through Mode (GPIO-4).

Output voltage and Q-factor selections are provided by resistor optioning using GPIO-3 as described here:

- 1. Output voltage optioning without Q-factor adjustment:
  - a. For 12V operation in EPP mode, tie GPIO-3 to ground (GND)
  - b. For 9V operation in EPP mode, leave GPIO-3 as no-connect (floating)

Note: In these cases, the Q-factor is a default value of 103. (Q-factor is a unitless value) This is the nominal Q-factor value for the KTE7001 EVB and similar designs with the same coil.

- 2. For output voltage optioning in EPP mode with Q-factor adjustment, choose a resistor to ground placed on GPIO-3. The resistor value chosen as described here. A Q-factor value should not be attempted outside the range of 20 to 160 for sufficient allowance of component tolerances. With a 1% resistor tolerance, total accuracy of the setting will be better than 3%. A resistor tolerance of 1% or greater accuracy is recommended.
  - a. 12V operation:  $R = Q^{*}200\Omega$ . (example: If desired Q is 20, then  $R = 4k\Omega$ )
  - b. 9V operation:  $R = (Q^{*}200) + 51,200\Omega$ . (example: If desired Q is 20, then  $R = 55.2k\Omega$ )

Each GPIO may be optionally configured to have connected a 20µA high precision current source. Depending upon the application needs, this pin may be left floating (no connect), shorted to ground, or connected to an external configuration resistor. The voltage on the pin is measured by the integrated ADC and interpreted by firmware. See the *Applications Information* section in this datasheet for details regarding selecting optional resistor values.



### **Optional NTC Over-Temperature Protection**

Pin GPIO-0 is configured to bias and measure an external negative temperature coefficient (NTC) thermistor. Typically, this feature is used to detect over-temperature near the receiver coil and transmitter coil interface.

The KTE7001 sends an End Power packet with the condition code "over temperature" when the voltage on GPIO-0 is less than 328mV, corresponding to a high temperature condition. Qi transmitters are required to shut off immediately upon receiving this code. Generally, all Qi transmitters will shut down for a long period of time to allow the receiver to cool down before attempting to restart the power transfer.

The GPIO-0 pin sources 20µA, which is converted to a temperature-dependent voltage by the thermistor. In applications with over-temperature protection, normally select an NTC thermistor with  $R_{25^{\circ}C} = 47k\Omega$  and  $\beta = 4050$  to disable wireless power when the NTC temperature exceeds 50°C. The temperature threshold may be adjusted via NTC selection and even adding additional normal resistors around the NTC. See the *Applications Information* section in this datasheet for details on selecting the thermistor.

If not using the NTC, leave the GPIO-0 pin floating (not connected to anything).

### Optional I<sup>2</sup>C Interface and INT Flag

The KTE7001 includes an optional I<sup>2</sup>C serial interface and an open-drain interrupt flag. These interfaces may be used with Kinetic engineering development tools, and also, to support additional new functionality implemented by future versions of KTE7001 firmware.

#### **Optional FOD Gain and Offset Adjustment**

FOD is an acronym for "Foreign Object Detection". FOD is a mandatory safety feature required by the WPC specifications. The purpose of FOD is to prevent possibly dangerous heating of metal objects ('foreign' objects). Such heating can result from objects having exposure to the magnetic charging field from the wireless power transmitter. It is a requirement for the wireless power receiver to accurately report the received power as packet data sent to the transmitter. The transmitter compares the reported received power to the amount of power being transmitted. If too much power is being lost, the transmitter may stop delivering power for reason of power lost into a possible foreign object.

The Kinetic EVB (Evaluation Board) is highly efficient, having a very high-quality coil and being constructed without any "friendly" metals in the magnetic charging field area. The EVB power measurement and FOD related parameters are very accurately calibrated and do not need any adjustment. However, a final application configuration may have a different receiver coil or may have metal components (screws, frame, battery, PCB wiring, etc.) nearby the receiver coil. Such "friendly" metal will increase the power lost in the wireless power receiver system. These power loss differences must be compensated so that the amount of power reported by the receiver in the Received Power Packet (RPP) is accurate and within WPC specification requirements.

The KTE7001 includes optional resistor adjustments for Foreign Object Detection (FOD) Gain and Offset to allow proper calibration across varying applications. Typically, real product applications will have losses that are greater than the losses that exist in the calibrated EVB. For this reason, most of the adjustment range is a positive value. For losses that are proportional to the power level, the FOD Gain can be adjusted. For losses that are a constant amount regardless of the power level, the FOD Offset value can be adjusted. Both of these adjustments affect the value contained in the RPP packet that is communicated to the power transmitter.

To adjust FOD Gain and FOD Offset, external resistors can be attached to KTE7001 GPIO pins to make the required change. For details about this adjustment, refer to the *Optional FOD*  $R_{GAIN}$  Selection and *Optional FOD*  $R_{OFFSET}$  Selection sections within the Applications Information of this datasheet. If the default Gain and/or Offset values can be used without any change, then leave the respective GPIO pin floating (not connected to anything).



## **Applications Information**

#### **Coil Selection**

Select a coil that meets the needs of the application. Consider form-factor, series resistance and inductance. Larger diameter coils generally perform better. The coil should include a low-loss magnetic shielding material that is sufficient to prevent magnetic flux from interacting with metallic objects behind the coil or very close to the coil windings. To obtain WPC/Qi certification, the receiver must work with all WPC/Qi certified transmitters.

#### Capacitor Selection

Ceramic capacitors with X5R, X6S, or X7R ratings are recommended due to their low ESR, low ESL, low temperature coefficients, and small physical sizes. Consider the voltage rating, size, and DC bias derating characteristic of the capacitor.

#### Cs and Cd Capacitor Selection

Choose Cs and Cd per the guidelines set forth by the WPC/Qi V-1.3 BPP specifications. Use small ceramic capacitors with 50V or more rating.

Select the value of Cs for primary resonance at 100kHz:

$$f_s = \frac{1}{2\pi\sqrt{L'_s C_s}} = 100 kHz$$

where L's is the self-inductance of the coil when placed and aligned on the interface surface of a power transmitter.

Select the value of Cd for secondary resonance at 1MHz:

$$f_d = \frac{1}{2\pi \sqrt{L_s \left(\frac{1}{C_s} + \frac{1}{C_d}\right)^{-1}}} = 1MHz$$

where L<sub>S</sub> is the self-inductance of the coil when away from the interface surface of a power transmitter but including any "friendly" magnetic material that is part of the receiver design.

#### C<sub>BSTn</sub> Capacitor Selection

Choose ceramic boost capacitors with voltage rating of 50V and 15nF nominal capacitance. Typically, 0402 (1005M) case-size is sufficient.

#### C<sub>CMAn</sub> Capacitor Selection

Choose ceramic modulation capacitors with voltage rating of 50V and 47nF nominal capacitance. Typically, 0402 (1005M) case-size is sufficient.

#### CRECT Capacitor Selection

Choose ceramic rectifier output capacitor(s) with voltage rating of 25V or more and  $30\mu$ F total nominal capacitance or more. Typically, three  $10\mu$ F capacitors in parallel, each with 0603 (1608M) case-size or larger, is a good choice. Larger values and larger case-size provide more effective capacitance when considering the DC bias derating characteristic of the capacitor. If a low-cost electrolytic type capacitor is used, an additional 0.1µF capacitor should be placed in parallel with the electrolytic capacitor.

### COUT Capacitor Selection

Choose ceramic LDO output capacitor(s) with voltage rating appropriate for the selected application maximum output voltage, and with  $20\mu$ F total nominal capacitance or more. Typically, two  $10\mu$ F capacitors in parallel, each with 0603 (1608M) case-size or larger, is a good choice. Larger values and larger case-size provide more effective capacitance when considering the DC bias derating characteristic of the capacitor. The LDO requires a minimum of  $8\mu$ F *effective* output capacitance. If a low-cost electrolytic type capacitor is used, an additional  $0.1\mu$ F capacitor should be placed in parallel with the electrolytic capacitor.



### CVDD5V and CVDD1P8 Capacitor Selection

Choose ceramic VDD5V and VDD1P8 output capacitors with voltage rating of 6.3V or more and 1µF nominal capacitance each. Typically, 0402 (1005M) case-size is sufficient.

#### C<sub>NTC</sub> Capacitor Selection

When using the optional NTC thermistor, place a 0.1µF ceramic bypass capacitor from GPIO-0 to ground, local to the IC, in order to reject noise. If not using the NTC, leave the GPIO-0 pin floating (no connect).

### **Optional NTC Thermistor Selection**

The KTE7001 is optimized for an NTC thermistor with  $R_{25^{\circ}C} = 47k\Omega$  and  $\beta = 4050$  to disable wireless power when the NTC temperature exceeds 50°C. Thermistor resistance vs. temperature is given as:

$$R_{T} = R_{298^{\circ}K} \left[ e^{\beta \left( \frac{1}{T} - \frac{1}{298^{\circ}K} \right)} \right]$$

where T is in degrees Kelvin,  $0^{\circ}C = 273^{\circ}K$ ,  $25^{\circ}C = 298^{\circ}K$  and  $50^{\circ}C = 323^{\circ}K$ .

The GPIO-0 pin is configured as a 20µA current source to bias the NTC. As temperature increases, the thermistor resistance reduces, causing the voltage at GPIO-0 to also reduce. An over-temperature condition at  $323^{\circ}$ K =  $50^{\circ}$ C rising threshold is detected when the NTC resistance falls below  $16,416\Omega$ , which corresponds to a 328mV falling threshold at GPIO-0.

To increase the over-temperature protection threshold, add resistance in series with the NTC and/or choose an appropriate different NTC device. For example, with the suggested NTC device, add a  $5.1k\Omega$  normal resistor in series for a  $333^{\circ}$ K =  $60^{\circ}$ C rising threshold.

To decrease the over-temperature protection threshold, add resistance in parallel with the NTC. For example, with the suggested NTC device, add a  $91k\Omega$  normal resistor in parallel for a  $318^{\circ}$ K =  $45^{\circ}$ C rising threshold.

Thermistors with different beta ( $\beta$ ) temperature characteristic may be used. Use the above thermistor formula with the GPIO-0 pin's 20µA current source value, a 328mV falling threshold, and Ohm's Law (V = I\*R) to calculate the over-temperature threshold and adjust as necessary.

If not using the NTC, leave the GPIO-0 pin floating (not connected to anything).



## **Optional FOD R**GAIN Selection

If necessary, add an optional resistor from GPIO-1 to ground to adjust the FOD gain. The adjustment changes the calculation of the total received power value that is communicated to the transmitter in the Received Power Packet (RPP). This adjustment can be made using the following table values. Resistor tolerance must be 1% or better for guaranteed selection of the desired FOD gain value. Please note that the resistor value is measured only at the time of the initial power-on time of the receiver.

| FOD R <sub>GAIN</sub>                         | RPP Gain Change    |
|-----------------------------------------------|--------------------|
| R <sub>GAIN</sub> and R <sub>OFFSET</sub> <1k | +1.4W added to RPP |
| <1k                                           | -4.7%              |
| 5k                                            | -3.1%              |
| 10k                                           | -1.6%              |
| 15k                                           | +1.6%              |
| 20k                                           | +3.1%              |
| 25k                                           | +4.7%              |
| 30k                                           | +6.3%              |
| 35k                                           | +7.8%              |
| 40k                                           | +9.3%              |
| 45k                                           | +10.9%             |
| 50k                                           | +12.5%             |
| Floating<br>(no connect)                      | 0%                 |

#### Table 1. FOD R<sub>GAIN</sub> Selection

#### **Optional FOD ROFFSET Selection**

If necessary, add an optional resistor from GPIO-2 to ground to adjust the FOD offset. The adjustment changes the calculation of the total received power value that is communicated to the transmitter in the Received Power Packet (RPP). This adjustment can be made using the following table values. Resistor tolerance must be 1% or better for guaranteed selection of the desired FOD offset value. Please note that the resistor value is measured only at the time of the initial power-on time of the receiver.

#### Table 2. FOD ROFFSET Selection

| FOD R <sub>OFFSET</sub>  | RPP Offset Change  |
|--------------------------|--------------------|
| RGAIN and ROFFSET <1k    | +1.4W added to RPP |
| <1k                      | -117mW             |
| 5k                       | -78mW              |
| 10k                      | -39mW              |
| 15k                      | 0                  |
| 20k                      | +39mW              |
| 25k                      | +78mW              |
| 30k                      | +117mW             |
| 35k                      | +156mW             |
| 40k                      | +195mW             |
| 45k                      | +234mW             |
| 50k                      | +273mW             |
| Floating<br>(no connect) | 0                  |



# **Recommended PCB Layout**

See Figure 3 for the recommended PCB layout. The drawing is to scale. Larger external components are 0603 (1608M) size, while smaller components are 0402 (1005M) size. It is possible to fit the entire solution in under 47mm<sup>2</sup>. However, depending upon PCB design and assembly rules, the component-to-component minimum distance may need to be increased.



Figure 3. Recommended PCB Layout

The above layout is optimized for good EMI and thermal performance. For diagnostic purposes, it is preferred to route the SCL and SDA pins to test points. If SCL and SDA are used in the application, they are also routed to the host controller I<sup>2</sup>C bus and pull-up resistors. If not used, the SCL and SDA test points are tied to ground, but in a way that can be disconnected by cutting the PCB trace wires, or by removing zero-ohm resistors. This makes it possible to use I<sup>2</sup>C for analysis of system performance during development.



### **Evaluation Kit**

The KTE7001 evaluation kit (EVK) is available to aid design-in. KTE7001 evaluation board is WPC/Qi V-1.3 EPP compliant device. Please, consult an authorized Kinetic Technologies representative for more information.

Notes and Quick-Start Procedure:

- 1. Connect a voltmeter and a load from VOUT to GND at the top edge of the EVK. Resistive loads, actual circuit loads, and high-quality electronic loads are preferred. Some low-quality electronic loads may have start-up issues and should be avoided.
- 2. For operation, place the EVK coil area on a Qi certified transmitter with the component side and shield material facing away from transmitter surface. (Thus, the bare PCB material of the EVK is directly touching the transmitter surface). This is important, because all Qi applications require a spacer between the receiver coil and the transmitter surface. The PCB material of the EVK serves as a 1mm spacer for this purpose. If the EVK is placed upside down on the transmitter surface, the shield material on top of the coil will block the magnetic flux from the transmitter, and the EVK will not function at all. Please note that the actual coil winding is not visible, because it is between the shield material and the PCB material.



Figure 4. Photo of Evaluation Kit



# **Packaging Information**

## WLCSP69-52 (2.66mm x 3.90mm x 0.62mm)



Kinetic Technologies cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Kinetic Technologies product. No intellectual property or circuit patent licenses are implied. Kinetic Technologies reserves the right to change the circuitry and specifications without notice at any time.